# **VICHARAK**

## Resource report:



## Timing reports:



### Power report:





#### **Architecture overview:**

This I2C master write module is a state machine that controls the clock (SCL) and data (SDA) lines to talk to an I2C device. The whole thing runs off the main input clock and a reset signal. It's set up to send a hardcoded address (7'h50) and a fixed data value (8'haa) for demonstration.

The logic is driven by a finite state machine (FSM) that walks through each step of the I2C write protocol. It starts idle, then kicks off the transaction with a start condition by pulling SDA low. Next, it shifts out the 7-bit address, one bit per clock cycle, followed by the write bit (which is set to 1 in this case). After that, it sends out each bit of the data byte. The FSM handles the required acknowledgments and finally ends the transaction with a stop condition where SDA goes high again. The counter variable 'count' keeps track of which bit is being sent during the address and data phases.

For address translation, the 7-bit device address is stored in the 'addr' register, and the FSM just shifts out each bit one after another, starting with the most significant bit. Since we're doing a write operation, the read/write bit (which is the least significant bit of the address byte in I2C) is set to 1'b0 to indicate a write. The module doesn't do any complex address mapping - it just sends the address as-is.

State 0 (Idle): The module is at rest. The data line (SDA) is held high, which is the bus's default inactive state.

State 1 (Start): Initiates the transaction. It pulls the SDA line low while the clock (SCL) is high to generate the unique start condition.

State 2 (Addr): Shifts out the 7-bit device address, one bit per clock cycle, starting with the most significant bit (MSB). A counter keeps track of the bit position.

State 3 (RW): Sends the Read/Write bit. Setting this to '0' tells the slave device that this will be a write operation.

State 4 (Wack): Waits for an acknowledgment bit from the slave device. The master releases SDA, and the slave is expected to pull it low.

State 5 (Data): Shifts out the 8-bit data byte, one bit per clock cycle, again starting from the MSB. A counter is used to track the shifting.

State 7 (Wack2): Waits for a final acknowledgment from the slave, confirming it received the data byte successfully.

State 6 (Stop): Ends the transaction. The master ensures SCL is high and then pulls SDA high to create the stop condition, freeing the bus.

## Challenges:

First of all, I did not had any idea about I2C. I am in my 5th semester right now and have done only one course in this field "Digital Systems". That's why I could not complete it. Whatever I have done, I just learned it in last 2 weeks from online sources. I am trying to increase my knowledge and experience by doing such internships.

There were a few design challenges here. Getting the SCL clock generation right was tricky - it's gated based on the state machine so the clock only runs during actual data transmission phases and stays high during start, stop, and idle states. Another challenge was properly sequencing the SDA changes to avoid glitches, making sure the data line is stable when the clock is high. The state machine also had to be carefully designed to handle the bit-by-bit shifting of both address and data while maintaining proper I2C timing requirements.

### Design code:

```
`timescale 1ns/1ps
module i2c_master_write (
  input clk,
  input reset,
  output i2c_scl,
  output reg i2c_sda);

reg [7:0] state, count, data;
  reg [6:0] addr;
  reg i2c scl enable = 0;
```

```
assign i2c_scl = (i2c_scl_enable == 0) ? 1 : ~clk;
always @(negedge clk) begin
  if (reset == 1) begin
    i2c scl enable <= 0;
  end else begin
    if ((state == 0) || (state == 1) || (state == 6)) begin
      i2c scl enable <= 0;
    end else begin
      i2c scl enable <=1;
    end
  end
end
always @(posedge clk) begin
  if (reset == 1) begin
    state <= 0;
    i2c sda <= 1;
    addr <= 7'h50;
    count <= 8'd0;
    data <= 8'haa;</pre>
  end
  else begin
    case (state)
      0: begin
                               // idle state
        i2c sda <=1;
        state <= 1;
      end
      1: begin
                                   // start state
        i2c sda <= 0;
        state <= 2;
        count <= 6;
      end
      2: begin
                                            // addr state
        i2c sda <= addr[count];</pre>
        if (count == 0) state <= 3;
        else count <= count - 1;</pre>
      end
                                             // RW
      3: begin
        i2c sda <= 1;
```

```
state <= 4;
        end
        4: begin
                                                 // wack
          state <= 5;
          count <= 7;
        end
                                                //data
        5: begin
          i2c sda <= data[count];</pre>
          if (count == 0) state <= 7;
          else count <= count - 1;</pre>
        end
        7: state <= 6;
                                                // wack2
        6: begin
                                                // stop
          i2c sda <= 1;
          state <=0;
        end
      endcase
    end
  end
endmodule
```

### Test bench code:

```
`timescale 1ns/1ps
module tb_i2c_master_write;
  reg clk, reset;
  wire i2c_sda, i2c_scl;
  i2c master write uut(
    .clk(clk),
    .reset(reset),
    .i2c_scl(i2c_scl),
    .i2c_sda(i2c_sda));
  initial begin
    $dumpfile ("dump.vcd");
    $dumpvars (0, tb_i2c_master_write);
  end
  initial begin
    $dumpfile ("dump.vcd");
    $dumpvars (0, tb_i2c_master_write);
```

```
$dumpvars (1, uut);
end

initial begin
   clk = 0;
   forever #5 clk = ~clk;
end

initial begin
   reset = 1; #20 reset = 0; #220;
   #5 $finish;
end
endmodule
```

### Simulations:



Note: To revert to EPWave opening in a new browser window, set that option on your profile page.